Comparative Study of Phase Lead Compensator based In-loop Filtering Method in Single-Phase PLL

Samir Gautam, Yuezhu Lu, Weidong Xiao, Dylan Dah Chuan Lu, Mohammad S. Golsorkhi

Research output: Chapter in Book/Report/Conference proceedingArticle in proceedingsResearchpeer-review

Abstract

Accurate estimation of grid voltage parameters (phase, frequency and amplitude) from Phase Locked Loop (PLL) is a challenging task under distorted and abnormal grid conditions. To equip PLLs in such scenarios, additional filters can be appended inside the control loop. The improvement in steady-state accuracy then comes in exchange of reduced control bandwidth because of phase delay introduced by filters. To boost the dynamic response, a preferred solution is cascading phase lead compensator (PLC) (with filters), while maintaining the disturbance rejection capability. This paper assesses performance of two types of PLCs (standard and digital) which are designed to minimize the phase delay of in-loop filters employed in PLL. These two approaches are compared by evaluating their dynamic response, steady-state accuracy and implementation complexity. The paper also provides design guidelines for both types of PLC along with its effect on controller design. The discussions presented are validated via simulation and experimental results.

Original languageEnglish
Title of host publicationIECON 2020 The 46th Annual Conference of the IEEE Industrial Electronics Society
PublisherIEEE
Publication date18. Oct 2020
Pages4947-4954
ISBN (Electronic)9781728154145
DOIs
Publication statusPublished - 18. Oct 2020
Externally publishedYes
Event46th Annual Conference of the IEEE Industrial Electronics Society, IECON 2020 - Virtual, Singapore, Singapore
Duration: 19. Oct 202021. Oct 2020

Conference

Conference46th Annual Conference of the IEEE Industrial Electronics Society, IECON 2020
Country/TerritorySingapore
CityVirtual, Singapore
Period19/10/202021/10/2020
SponsorIEEE Industrial Electronics Society, SPECS - Smart Grid + Power Electronics Consortium Singapore, The Institute of Electrical and Electronics Engineers (IEEE)

Bibliographical note

Funding Information:
This research was financially supported by University of Sydney Postgraduate Research Support Scheme

Keywords

  • DSC)
  • Filters(MAF
  • Phase Lead Compensator
  • Phase Locked Loops
  • Single Phase System

Fingerprint

Dive into the research topics of 'Comparative Study of Phase Lead Compensator based In-loop Filtering Method in Single-Phase PLL'. Together they form a unique fingerprint.

Cite this