An Implementation Issue for 3L PWM Techniques for Parallel Interleaved 2L VSIs

Kapil Shukla, Ramkrishan Maheshwari

Research output: Chapter in Book/Report/Conference proceedingArticle in proceedingsResearchpeer-review

Abstract

Different three-level (3L) pulse-width modulation (PWM) techniques could be implemented using two parallel interleaved two-level (2L) three phase voltage source inverters (VSIs). In case of two parallel interleaved 2L VSIs, there is a physical addition of voltage waveforms of individual 2L VSIs for constructing an equivalent 3L output voltage waveform. However, due to practical constraints such as dead-band, mismatch in device switching characteristics, delay due to logic gates, etc. there occurs an unwanted shift in the switching patterns which produces an unwanted variation in the equivalent 3L output voltage waveform. This unwanted variation in the equivalent 3L output voltage waveforms reflects as higher ripple in the ac side line currents of the individual VSIs and load current. This paper proposes a reference signal shifting based solution for mitigating the unwanted variation in the equivalent 3L output voltage waveform and hence reducing the ripple in the ac side currents. Simulation and experimental results are shown to validate the proposed method.

Original languageEnglish
Title of host publicationProceedings of 2018 IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES 2018
Number of pages5
PublisherIEEE
Publication date2. Jul 2018
Article number8707782
ISBN (Print)978-1-5386-9317-9
ISBN (Electronic)978-1-5386-9316-2
DOIs
Publication statusPublished - 2. Jul 2018
Externally publishedYes
Event8th IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES 2018 - Chennai, India
Duration: 18. Dec 201821. Dec 2018

Conference

Conference8th IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES 2018
Country/TerritoryIndia
CityChennai
Period18/12/201821/12/2018
SponsorIEEE IAS, IEEE IES, IEEE PELS, IEEE PES

Keywords

  • Dead-band
  • Pulse-width Modulation (PWM)
  • Three-level (3L)
  • Voltage-Source inverter (VSI)

Fingerprint

Dive into the research topics of 'An Implementation Issue for 3L PWM Techniques for Parallel Interleaved 2L VSIs'. Together they form a unique fingerprint.

Cite this