Abstrakt
Different three-level (3L) pulse-width modulation (PWM) techniques could be implemented using two parallel interleaved two-level (2L) three phase voltage source inverters (VSIs). In case of two parallel interleaved 2L VSIs, there is a physical addition of voltage waveforms of individual 2L VSIs for constructing an equivalent 3L output voltage waveform. However, due to practical constraints such as dead-band, mismatch in device switching characteristics, delay due to logic gates, etc. there occurs an unwanted shift in the switching patterns which produces an unwanted variation in the equivalent 3L output voltage waveform. This unwanted variation in the equivalent 3L output voltage waveforms reflects as higher ripple in the ac side line currents of the individual VSIs and load current. This paper proposes a reference signal shifting based solution for mitigating the unwanted variation in the equivalent 3L output voltage waveform and hence reducing the ripple in the ac side currents. Simulation and experimental results are shown to validate the proposed method.
Originalsprog | Engelsk |
---|---|
Titel | Proceedings of 2018 IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES 2018 |
Antal sider | 5 |
Forlag | IEEE |
Publikationsdato | 2. jul. 2018 |
Artikelnummer | 8707782 |
ISBN (Trykt) | 978-1-5386-9317-9 |
ISBN (Elektronisk) | 978-1-5386-9316-2 |
DOI | |
Status | Udgivet - 2. jul. 2018 |
Udgivet eksternt | Ja |
Begivenhed | 8th IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES 2018 - Chennai, Indien Varighed: 18. dec. 2018 → 21. dec. 2018 |
Konference
Konference | 8th IEEE International Conference on Power Electronics, Drives and Energy Systems, PEDES 2018 |
---|---|
Land/Område | Indien |
By | Chennai |
Periode | 18/12/2018 → 21/12/2018 |
Sponsor | IEEE IAS, IEEE IES, IEEE PELS, IEEE PES |